1. Embedded RISC Controller ¡VFull
32-bit RISC architecture ¡VSupports diverse operation systems,
including Windows based, Linux and most popular 32-bit RTOS
¡V6-stage pipeline ¡VOperation frequency: 133 MHz ¡VSupports
MMU function which includes 32 TLB entries
2. MAC Controller ¡VSupports
two-port 10/100 Fast Ethernet MAC ¡VIEEE 802.3u MII interface
¡VIEEE 802.3x flow control in full-duplex mode ¡VDescriptor
architecture for packet TX/RX
3. Interrupt Controller ¡VProvides
two 8259 compatible interrupt controllers which are cascaded
internally ¡VIndependent programmable level/edge-triggered
interrupt channels ¡VSerial IRQ supported
4. DMA Controller ¡VProvides
two 8237 DMA compatible controllers which are cascaded internally
¡V4 channels for 8-bit DMA transfer and 3 channels for 16-bit
transfer ¡VSupports 8/16/32-bit channel 4 bus master on the
LPC bus
5. Two USB 2.0 Host Port Support ¡VSupports
HS, FS and LS
6. FIFO UART Port ¡VA high performance
UART port with transmit and receive FIFOs ¡VSupports the programmable
baud rate generator with the data rates from 50 to 115,200
bps ¡VThe character options are programmable for 1 start bit;
1, 1.5 or 2 stop bits; even, odd or no parity; 5~8 data bits
7. PCI Control Interface ¡VSupports
PCI Rev 2.1 specification ¡V32-bit bus interface ¡VSupports
PCI clock at 33 MHz ¡VSupports PCI host ¡VSupports PCI master/slave
¡VUp to 133 Mbytes/sec maximum bandwidth ¡VSupports up to 3
external master devices on PCI ¡VProvides four PCI interrupt
channels
8. LPC (Low Pin Count) Bus Interface
¡VLPC revision 1.0 compliant ¡VSupports LPC/FWH (Firmware
Hub) compliant interfaces ¡VProvides the interface to connect
an LPC/FWH Flash ROM or Super I/O chip ¡VSupports LPC DMA ¡VSupports
serial IRQ ¡VSupports bus master mode
9. X-Bus Interface ¡VProvides
the interface to boot ROM BIOS & DOC (Disk On Chip). ¡VSupports
8/16-bit data width ¡VProvides ROMCS_n for booting from X-bus
Flash ROM ¡VSupports from 64K-byte to Max. 16M-byte ROM space
addressing ¡VSupports two independent and programmable CSs
(Chip Selects)
10. SDRAM Control Interface ¡VPC100/PC133
compliant ¡VSupports 16-bit data bus width ¡VSupports speeds
up to 133 MHz and above ¡VSupports maximum 128 MB memory space
11. On-Chip L1 16KB Cache ¡VUnifies
instructions and data cache ¡VSupports write through for cache
write policy ¡VSnooping mechanism support for data coherence
between main memory and cache ¡VDirect map
12. General Programmable I/O ¡VSupports
58 programmable I/O pins ¡VEach GPIO pin can be individually
configured to be an input/output pin
13. Counter/Timers ¡V8254 compatible
timers ¡VProvides three independent programmable timers / counters
¡VSupports a watchdog timer (WDT) ¡VSupports a speaker output
14. Real Time Clock (External) ¡VProvides
a direct interface to external RTC chips
|